登录
首页 » VHDL » xapp265

xapp265

于 2010-03-16 发布 文件大小:355KB
0 74
下载积分: 1 下载次数: 111

代码说明:

  High-Speed Data Serialization and Deserialization(840 Mb/s LVDS) for xilinx fpga

文件列表:

7to1
7to1\basic_design
7to1\basic_design\verilog
7to1\basic_design\verilog\constraints
7to1\basic_design\verilog\design_files
7to1\basic_design\verilog\simulation
7to1\basic_design\vhdl
7to1\basic_design\vhdl\constraints
7to1\basic_design\vhdl\design_files
7to1\basic_design\vhdl\simulation
7to1\demo_board
7to1\demo_board\verilog
7to1\demo_board\verilog\constraints
7to1\demo_board\verilog\design_files
7to1\demo_board\verilog\simulation
7to1\demo_board\vhdl
7to1\demo_board\vhdl\constraints
7to1\demo_board\vhdl\design_files
7to1\demo_board\vhdl\simulation
8to1
8to1\basic_design_16bit
8to1\basic_design_16bit\example_ucf
8to1\basic_design_16bit\verilog
8to1\basic_design_16bit\verilog\2v1000_ucf_synpl_leo
8to1\basic_design_16bit\verilog\design_files
8to1\basic_design_16bit\verilog\simulation
8to1\basic_design_16bit\vhdl
8to1\basic_design_16bit\vhdl\2v1000_ucf_fpgax_xst
8to1\basic_design_16bit\vhdl\2v1000_ucf_synpl_leo
8to1\basic_design_16bit\vhdl\design_files
8to1\basic_design_16bit\vhdl\simulation
8to1\basic_design_20bit
8to1\basic_design_20bit\example_ucf
8to1\basic_design_20bit\verilog
8to1\basic_design_20bit\verilog\2v1000_ucf_synpl_leo
8to1\basic_design_20bit\verilog\design_files
8to1\basic_design_20bit\verilog\simulation
8to1\basic_design_20bit\vhdl
8to1\basic_design_20bit\vhdl\2v1000_ucf_fpgax_xst
8to1\basic_design_20bit\vhdl\2v1000_ucf_synpl_leo
8to1\basic_design_20bit\vhdl\design_files
8to1\basic_design_20bit\vhdl\simulation
8to1\basic_design_4bit
8to1\basic_design_4bit\example_ucf
8to1\basic_design_4bit\verilog
8to1\basic_design_4bit\verilog\design_files
8to1\basic_design_4bit\verilog\simulation
8to1\basic_design_4bit\verilog\ucf_synpl_leo
8to1\basic_design_4bit\vhdl
8to1\basic_design_4bit\vhdl\design_files
8to1\basic_design_4bit\vhdl\simulation
8to1\basic_design_4bit\vhdl\ucf_fpgax_xst
8to1\basic_design_4bit\vhdl\ucf_synpl_leo
8to1\demo_board
8to1\demo_board\verilog
8to1\demo_board\verilog\design_files
8to1\demo_board\verilog\simulation
8to1\demo_board\verilog\ucf_fpgax_xst
8to1\demo_board\verilog\ucf_synpl_leo
8to1\demo_board\vhdl
8to1\demo_board\vhdl\design_files
8to1\demo_board\vhdl\simulation
8to1\demo_board\vhdl\ucf_fpgax_xst
8to1\demo_board\vhdl\ucf_synpl_leo
xapp265
xapp265\7to1
xapp265\7to1\basic_design
xapp265\7to1\basic_design\README.TXT
xapp265\7to1\basic_design\verilog
xapp265\7to1\basic_design\verilog\constraints
xapp265\7to1\basic_design\verilog\constraints\top4_2v1000_fg456.ucf
xapp265\7to1\basic_design\verilog\constraints\top8_2v1000_fg456.ucf
xapp265\7to1\basic_design\verilog\design_files
xapp265\7to1\basic_design\verilog\design_files\m2_1p.v
xapp265\7to1\basic_design\verilog\design_files\mux2_1.v
xapp265\7to1\basic_design\verilog\design_files\serdes_4b_1to7.v
xapp265\7to1\basic_design\verilog\design_files\serdes_4b_1to7_wrapper.v
xapp265\7to1\basic_design\verilog\design_files\serdes_4b_1to7_wrapper_286.v
xapp265\7to1\basic_design\verilog\design_files\serdes_4b_7to1.v
xapp265\7to1\basic_design\verilog\design_files\serdes_4b_7to1_wrapper.v
xapp265\7to1\basic_design\verilog\design_files\serdes_4b_7to1_wrapper_285.v
xapp265\7to1\basic_design\verilog\design_files\serdes_8b_1to7_wrapper.v
xapp265\7to1\basic_design\verilog\design_files\serdes_8b_1to7_wrapper_484.v
xapp265\7to1\basic_design\verilog\design_files\serdes_8b_7to1_wrapper.v
xapp265\7to1\basic_design\verilog\design_files\serdes_8b_7to1_wrapper_483.v
xapp265\7to1\basic_design\verilog\design_files\top4.v
xapp265\7to1\basic_design\verilog\design_files\top8.v
xapp265\7to1\basic_design\verilog\simulation
xapp265\7to1\basic_design\verilog\simulation\tbtop4u.v
xapp265\7to1\basic_design\verilog\simulation\tbtop8u.v
xapp265\7to1\basic_design\verilog\simulation\TOP4U.DO
xapp265\7to1\basic_design\verilog\simulation\TOP8U.DO
xapp265\7to1\basic_design\vhdl
xapp265\7to1\basic_design\vhdl\constraints
xapp265\7to1\basic_design\vhdl\constraints\top4_2v1000_fg456.ucf
xapp265\7to1\basic_design\vhdl\constraints\top8_2v1000_fg456.ucf
xapp265\7to1\basic_design\vhdl\design_files
xapp265\7to1\basic_design\vhdl\design_files\m2_1p.vhd
xapp265\7to1\basic_design\vhdl\design_files\mux2_1.vhd
xapp265\7to1\basic_design\vhdl\design_files\serdes_4b_1to7.vhd

下载说明:请别用迅雷下载,失败请重下,重下不扣分!

发表评论

0 个回复

  • mdct_latest.tar
    mdct, it contains DOC,MATLAB,source,synthesis.
    2009-12-11 14:15:39下载
    积分:1
  • 基于Verilog的2FSK的性能
    对信号实现2FSK调制,2FSK就是用数字信号去调制载波的频率(移频键控),是信息传输中使用得较早的一种调制方式。它的主要优点是:实现起来较容易;抗噪声与抗衰减的性能较好;在中低速数据传输中得到广泛的应用。-the performance of 2FSK based on verilog
    2022-09-18 22:45:03下载
    积分:1
  • ADV7180
    files describe how to configure an ADV7180
    2010-03-17 22:49:23下载
    积分:1
  • 用eda做循环彩灯
    这是我们eda的课程大作业,用quartus仿真循环彩灯并下到板子里能完美的运行出四种波形。工程比较完整,希望对大家有帮助。
    2023-05-23 10:45:04下载
    积分:1
  • Its-GPS-ranging-codes
    GPS信号结构,C/A码产生方式及其测距码研究(GPS signal structure and ranging code research)
    2014-03-20 08:51:27下载
    积分:1
  • verilog easy to achieve CPI general
    verilog实现的简易通用型CPI接口-verilog easy to achieve CPI general-purpose interface
    2022-11-22 16:45:03下载
    积分:1
  • AD0809芯片DA0832程序实现
    芯片ad0809与da0832的实现程序-ad0809 chip with the realization procedures da0832
    2022-02-04 08:56:35下载
    积分:1
  • 基于VHDL的自动售货机实现,包含完整的源代码,锁脚文件以及下载文件
    基于VHDL的自动售货机实现,包含完整的源代码,锁脚文件以及下载文件-VHDL-based vending machine realize that contains the complete source code, locking pin, as well as download files documents
    2022-07-09 00:04:25下载
    积分:1
  • bit7_Binary_to_BCD_LED
    二进制转十进制BCD码 Verilog语言 quartusII(Binary to decimal BCD code Verilog language quartusII)
    2013-09-14 16:49:39下载
    积分:1
  • 802-11-Frame_E_C
    Frame Control field  Retry:  Set in case of retransmission frame  More fragments:  Set when frame is followed by other fragment  Power Management  bit set when station go Power Save mode (PS)  More Data: When set means that AP have more buffered data for a station in Power Save mode
    2016-08-23 17:37:40下载
    积分:1
  • 696518资源总数
  • 104313会员总数
  • 30今日下载