登录
首页 » Vivado » FPGA_Based_CNN-master

FPGA_Based_CNN-master

于 2021-04-06 发布
0 165
下载积分: 1 下载次数: 1

代码说明:

说明:  FPGA实现的CNN,使用verilog编程代码(CNN implemented by FPGA)

文件列表:

FPGA_Based_CNN-master\.gitignore, 188 , 2017-01-28
FPGA_Based_CNN-master\DE5Net_Conv_Accelerator\.qsys_edit\filters.xml, 66 , 2017-01-28
FPGA_Based_CNN-master\DE5Net_Conv_Accelerator\.qsys_edit\mem_system.xml, 82954 , 2017-01-28
FPGA_Based_CNN-master\DE5Net_Conv_Accelerator\.qsys_edit\mem_system_schematic.nlv, 30976 , 2017-01-28
FPGA_Based_CNN-master\DE5Net_Conv_Accelerator\.qsys_edit\pcie_system.xml, 83393 , 2017-01-28
FPGA_Based_CNN-master\DE5Net_Conv_Accelerator\.qsys_edit\pcie_system_schematic.nlv, 0 , 2017-01-28
FPGA_Based_CNN-master\DE5Net_Conv_Accelerator\.qsys_edit\preferences.xml, 534 , 2017-01-28
FPGA_Based_CNN-master\DE5Net_Conv_Accelerator\avalon_bridge.v, 3012 , 2017-01-28
FPGA_Based_CNN-master\DE5Net_Conv_Accelerator\avalon_bridge_hw.tcl, 8901 , 2017-01-28
FPGA_Based_CNN-master\DE5Net_Conv_Accelerator\bit_width.vh, 341 , 2017-01-28
FPGA_Based_CNN-master\DE5Net_Conv_Accelerator\cent_ctrl.v, 20130 , 2017-01-28
FPGA_Based_CNN-master\DE5Net_Conv_Accelerator\cent_ctrl_hw.tcl, 14937 , 2017-01-28
FPGA_Based_CNN-master\DE5Net_Conv_Accelerator\clock.v, 82 , 2017-01-28
FPGA_Based_CNN-master\DE5Net_Conv_Accelerator\Clock_hw.tcl, 2326 , 2017-01-28
FPGA_Based_CNN-master\DE5Net_Conv_Accelerator\cnn_parameters.vh, 837 , 2017-01-28
FPGA_Based_CNN-master\DE5Net_Conv_Accelerator\conv.v, 15934 , 2017-01-28
FPGA_Based_CNN-master\DE5Net_Conv_Accelerator\conv_old.v, 14910 , 2017-01-28
FPGA_Based_CNN-master\DE5Net_Conv_Accelerator\db\DE5Net_Conv_Accelerator.db_info, 141 , 2017-01-28
FPGA_Based_CNN-master\DE5Net_Conv_Accelerator\db\DE5Net_Conv_Accelerator.sld_design_entry.sci, 227 , 2017-01-28
FPGA_Based_CNN-master\DE5Net_Conv_Accelerator\DE5Net_Conv_Accelerator.dpf, 1319 , 2017-01-28
FPGA_Based_CNN-master\DE5Net_Conv_Accelerator\DE5Net_Conv_Accelerator.htm, 36760 , 2017-01-28
FPGA_Based_CNN-master\DE5Net_Conv_Accelerator\DE5Net_Conv_Accelerator.qpf, 121 , 2017-01-28
FPGA_Based_CNN-master\DE5Net_Conv_Accelerator\DE5Net_Conv_Accelerator.qsf, 43568 , 2017-01-28
FPGA_Based_CNN-master\DE5Net_Conv_Accelerator\DE5Net_Conv_Accelerator.SDC, 6670 , 2017-01-28
FPGA_Based_CNN-master\DE5Net_Conv_Accelerator\DE5Net_Conv_Accelerator.sld, 586 , 2017-01-28
FPGA_Based_CNN-master\DE5Net_Conv_Accelerator\DE5Net_Conv_Accelerator.v, 75536 , 2017-01-28
FPGA_Based_CNN-master\DE5Net_Conv_Accelerator\DE5Net_Conv_Accelerator_assignment_defaults.qdf, 54291 , 2017-01-28
FPGA_Based_CNN-master\DE5Net_Conv_Accelerator\fifo_v2.qip, 428 , 2017-01-28
FPGA_Based_CNN-master\DE5Net_Conv_Accelerator\fifo_v2.v, 6514 , 2017-01-28
FPGA_Based_CNN-master\DE5Net_Conv_Accelerator\ifm_loader.v, 778 , 2017-01-28
FPGA_Based_CNN-master\DE5Net_Conv_Accelerator\main_states.vh, 503 , 2017-01-28
FPGA_Based_CNN-master\DE5Net_Conv_Accelerator\main_state_actions.v, 4501 , 2017-01-28
FPGA_Based_CNN-master\DE5Net_Conv_Accelerator\main_state_machine.v, 3341 , 2017-01-28
FPGA_Based_CNN-master\DE5Net_Conv_Accelerator\memory_export.v, 883 , 2017-01-28
FPGA_Based_CNN-master\DE5Net_Conv_Accelerator\memory_export2.v, 2486 , 2017-01-28
FPGA_Based_CNN-master\DE5Net_Conv_Accelerator\memory_export2_hw.tcl, 8206 , 2017-01-28
FPGA_Based_CNN-master\DE5Net_Conv_Accelerator\memory_export_hw.tcl, 5704 , 2017-01-28
FPGA_Based_CNN-master\DE5Net_Conv_Accelerator\mem_init.mif, 4488830 , 2017-01-28
FPGA_Based_CNN-master\DE5Net_Conv_Accelerator\mem_system.qsys, 325795 , 2017-01-28
FPGA_Based_CNN-master\DE5Net_Conv_Accelerator\mem_system.sopcinfo, 2830888 , 2017-01-28
FPGA_Based_CNN-master\DE5Net_Conv_Accelerator\mem_system_mem_if_ddr3_emif_0_p0_all_pins.txt, 5938 , 2017-01-28
FPGA_Based_CNN-master\DE5Net_Conv_Accelerator\mem_system_mem_if_ddr3_emif_0_p0_summary.csv, 2152 , 2017-01-28
FPGA_Based_CNN-master\DE5Net_Conv_Accelerator\new_rtl_netlist, 205520 , 2017-01-28
FPGA_Based_CNN-master\DE5Net_Conv_Accelerator\ofm_loader.v, 799 , 2017-01-28
FPGA_Based_CNN-master\DE5Net_Conv_Accelerator\ofm_wb.v, 13569 , 2017-01-28
FPGA_Based_CNN-master\DE5Net_Conv_Accelerator\old_rtl_netlist, 295410 , 2017-01-28
FPGA_Based_CNN-master\DE5Net_Conv_Accelerator\parameters.vh, 231 , 2017-01-28
FPGA_Based_CNN-master\DE5Net_Conv_Accelerator\pcie_system.qsys, 43280 , 2017-01-28
FPGA_Based_CNN-master\DE5Net_Conv_Accelerator\pcie_system.sopcinfo, 2830802 , 2017-01-28
FPGA_Based_CNN-master\DE5Net_Conv_Accelerator\pll_reconfig_xcvr_clk_src\pll_reconfig_xcvr_clk_src_0002.qip, 364 , 2017-01-28
FPGA_Based_CNN-master\DE5Net_Conv_Accelerator\pll_reconfig_xcvr_clk_src\pll_reconfig_xcvr_clk_src_0002.v, 2092 , 2017-01-28
FPGA_Based_CNN-master\DE5Net_Conv_Accelerator\pll_reconfig_xcvr_clk_src.qip, 65774 , 2017-01-28
FPGA_Based_CNN-master\DE5Net_Conv_Accelerator\pll_reconfig_xcvr_clk_src.v, 17169 , 2017-01-28
FPGA_Based_CNN-master\DE5Net_Conv_Accelerator\read_states.vh, 293 , 2017-01-28
FPGA_Based_CNN-master\DE5Net_Conv_Accelerator\read_state_actions.v, 37946 , 2017-01-28
FPGA_Based_CNN-master\DE5Net_Conv_Accelerator\rom_script.py, 1180 , 2017-01-28
FPGA_Based_CNN-master\DE5Net_Conv_Accelerator\serv_req_info.txt, 6339 , 2017-01-28
FPGA_Based_CNN-master\DE5Net_Conv_Accelerator\toSevenSeg.v, 659 , 2017-01-28
FPGA_Based_CNN-master\DE5Net_Conv_Accelerator\weight_loader.v, 3922 , 2017-01-28
FPGA_Based_CNN-master\pcie_linux_driver\.altera_dma.ko.cmd, 323 , 2017-01-28
FPGA_Based_CNN-master\pcie_linux_driver\.altera_dma.mod.o.cmd, 27291 , 2017-01-28
FPGA_Based_CNN-master\pcie_linux_driver\.altera_dma.o.cmd, 41605 , 2017-01-28
FPGA_Based_CNN-master\pcie_linux_driver\.built-in.o.cmd, 200 , 2017-01-28
FPGA_Based_CNN-master\pcie_linux_driver\.goutputstream-0Y4HMY, 46011 , 2017-01-28
FPGA_Based_CNN-master\pcie_linux_driver\.goutputstream-2BLFMY, 45923 , 2017-01-28
FPGA_Based_CNN-master\pcie_linux_driver\.goutputstream-AXCMMY, 46682 , 2017-01-28
FPGA_Based_CNN-master\pcie_linux_driver\.goutputstream-O215MY, 58775 , 2017-01-28
FPGA_Based_CNN-master\pcie_linux_driver\.goutputstream-QK7EMY, 46674 , 2017-01-28
FPGA_Based_CNN-master\pcie_linux_driver\.goutputstream-QPOYMY, 95059 , 2017-01-28
FPGA_Based_CNN-master\pcie_linux_driver\.goutputstream-RQCNMY, 45828 , 2017-01-28
FPGA_Based_CNN-master\pcie_linux_driver\.tmp_versions\altera_dma.mod, 123 , 2017-01-28
FPGA_Based_CNN-master\pcie_linux_driver\altera.dma.hmc, 6007 , 2017-01-28
FPGA_Based_CNN-master\pcie_linux_driver\altera_dma.c, 63522 , 2017-01-28
FPGA_Based_CNN-master\pcie_linux_driver\altera_dma.cmc, 36147 , 2017-01-28
FPGA_Based_CNN-master\pcie_linux_driver\altera_dma.h, 8072 , 2017-01-28
FPGA_Based_CNN-master\pcie_linux_driver\altera_dma.ko, 31368 , 2017-01-28
FPGA_Based_CNN-master\pcie_linux_driver\altera_dma.ko.unsigned, 327253 , 2017-01-28
FPGA_Based_CNN-master\pcie_linux_driver\altera_dma.mod.c, 3189 , 2017-01-28
FPGA_Based_CNN-master\pcie_linux_driver\altera_dma.mod.o, 5744 , 2017-01-28
FPGA_Based_CNN-master\pcie_linux_driver\altera_dma.o, 28456 , 2017-01-28
FPGA_Based_CNN-master\pcie_linux_driver\altera_dma.tmp_c, 43167 , 2017-01-28
FPGA_Based_CNN-master\pcie_linux_driver\altera_dma_cmd.h, 2026 , 2017-01-28
FPGA_Based_CNN-master\pcie_linux_driver\altera_dma_load, 422 , 2017-01-28
FPGA_Based_CNN-master\pcie_linux_driver\built-in.o, 8 , 2017-01-28
FPGA_Based_CNN-master\pcie_linux_driver\genRandData.py, 178 , 2017-01-28
FPGA_Based_CNN-master\pcie_linux_driver\install, 105 , 2017-01-28
FPGA_Based_CNN-master\pcie_linux_driver\Makefile, 355 , 2017-01-28
FPGA_Based_CNN-master\pcie_linux_driver\Module.symvers, 0 , 2017-01-28
FPGA_Based_CNN-master\pcie_linux_driver\modules.order, 69 , 2017-01-28
FPGA_Based_CNN-master\pcie_linux_driver\README, 211 , 2017-01-28
FPGA_Based_CNN-master\pcie_linux_driver\run, 74 , 2017-01-28
FPGA_Based_CNN-master\pcie_linux_driver\unload, 46 , 2017-01-28
FPGA_Based_CNN-master\pcie_linux_driver\user\.goutputstream-2414NY, 16956 , 2017-01-28
FPGA_Based_CNN-master\pcie_linux_driver\user\.goutputstream-8WEYNY, 14407 , 2017-01-28
FPGA_Based_CNN-master\pcie_linux_driver\user\.goutputstream-MHRGMY, 11818 , 2017-01-28
FPGA_Based_CNN-master\pcie_linux_driver\user\user, 18088 , 2017-01-28
FPGA_Based_CNN-master\pcie_linux_driver\user\user.c, 19715 , 2017-01-28
FPGA_Based_CNN-master\README.md, 1513 , 2017-01-28
FPGA_Based_CNN-master\Using the User Application.pdf, 161097 , 2017-01-28
FPGA_Based_CNN-master\DE5Net_Conv_Accelerator\.qsys_edit, 0 , 2020-10-06

下载说明:请别用迅雷下载,失败请重下,重下不扣分!

发表评论

0 个回复

  • 单片机C语言程序实训100例
    电路的连接图,程序都有注释,仿真平台protues,适合初学的人(The connection diagram of the circuit, the program has the annotation, the simulation platform Protues, suitable for the first student)
    2018-01-14 21:30:42下载
    积分:1
  • com_sha204
    说明:  ATSHA204A加密芯片详细使用方法! 保护您的程序不被抄袭。(ATSHA204A encryption chip detailed use method! Protect your program from plagiarism.)
    2019-01-19 15:07:07下载
    积分:1
  • AD5754
    AD5754 驱动程序 ADI 官方驱动 收发函数都有(The AD5754 driver ADI official drive transceiver function is available)
    2020-11-17 20:59:39下载
    积分:1
  • 常用晶振器图SCH
    常用的有源晶振封装库和原理图库,AD环境。(AD environment commonly used active crystal package library and schematic library)
    2017-12-12 09:50:48下载
    积分:1
  • 例程 appendix
    MC68340驱动TNT4882,实现GPIB接口通讯(TNT4882 in an MC68340 System)
    2020-06-29 03:20:01下载
    积分:1
  • SG-MPPT-HL-K-V1
    原理采用Altium Designer软件设计,内含MPPT的BUCK拓扑结构、DCDC复制电源转换、微控制器等电路(The principle is designed by Altium Designer software, including MPPT BUCK topology, DCDC copy power conversion, micro controller and so on)
    2020-11-23 17:29:33下载
    积分:1
  • 电子时钟
    说明:  基于51单片机的简易电子时钟,能实现校时。(Electronic clock, can achieve timing.)
    2020-06-23 12:00:02下载
    积分:1
  • Texas Instruments
    说明:  Texas Instruments常用元件库 TI Analog Timer Circuit.IntLib TI Logic Flip-Flop.IntLib TI Logic Gate 1.IntLib TI Logic Gate 2.IntLib TI Logic Latch.IntLib TI Logic Switch.IntLib TI Power Mgt Voltage Reference.IntLib TI Power Mgt Voltage Regulator.IntLib Texas Instruments Footprints.PcbLib等等(Texas Instruments TI Analog Timer Circuit.IntLib TI Logic Flip-Flop.IntLib TI Logic Gate 1.IntLib TI Logic Gate 2.IntLib TI Logic Latch.IntLib TI Logic Switch.IntLib TI Power Mgt Voltage Reference.IntLib TI Power Mgt Voltage Regulator.IntLib Texas Instruments Footprints.PcbLib)
    2019-11-28 16:50:42下载
    积分:1
  • DS_N76E003中文规格书_SC_Rev1.00
    随着STM8的停产,新唐的N76E003 pin对pin替换STM8S003F3P6,而且很便宜,故这个时候拿来替换使用再好不过。(With the discontinuation of STM8, N76E003 pin of Xintang replaced STM8S003F3P6 with pin, which was very cheap, so it would be a good time to replace it.)
    2019-03-31 14:53:44下载
    积分:1
  • bk4815
    BK4815模块基本功能,对讲机最小模块(The basic functions of the BK4815 module)
    2018-06-09 08:57:15下载
    积分:1
  • 696524资源总数
  • 103988会员总数
  • 56今日下载